# **HIGH-TEMPERATURE FAMILY OF 40V N-CHANNEL** POWER MOSFET WITH DRIVER

### **FEATURES**

- ▲ Operational beyond the -60°C to +230°C temperature range.
- ▲ Robust operation as low-side or high-side switch.
- ▲ Input-to-output level shifting from -30V to +40V.
- ▲ Standard Schmitt-trigger CMOS input.
- ▲ Exists in inverting and non-inverting versions
- ▲ Plug-and-play with any digital 5V output.
- ▲ Over current (desaturation) protection.
- ▲ Soft shut down
- ▲ Under voltage lockout UVLO protection on the output stage.

ightharpoonup Low on-resistance : XTR20411: 1130 mΩ @ 230°C XTR20412: 330 mΩ @ 230°C ▲ Large peak current capabilities:

XTR20411: 3.9A @ 230°C XTR20412: 8.3A @ 230°C

- ▲ Low On- and Off-time (230nsec and 280nsec @ 230°C)
- ▲ Monolithic design.
- ▲ Latch-up free.
- ▲ Ruggedized SMT and thru-hole packages.
- ▲ Also available as bare die.

#### **APPLICATIONS**

- ▲ Reliability-critical, Automotive, Aeronautics & Aerospace, Down-hole.
- ▲ DC/DC converters, motor drive, switching power supplies, switching control.

#### **DESCRIPTION**

XTR20410 is a family of extremely flexible power N-channel MOSFETs with integrated driver designed for extreme reliability and high temperature applications such as DC/DC converters. motor control and power switching. XTR20410 parts can be used either as high-side (40V max), low-side, or low-side switch with negative offset (-30V max) on the output stage (SOURCE connected to a negative voltage), while receiving a control input signal referenced to GND. XTR20410 parts can be directly driven by any 5V digital output, making them fully plug-and-play devices, avoiding any time consuming optimization of the matching network between driver and power transistor.

The XTR20410 family is composed of two different dies each with different maximum output current.

XTR20410 parts are robust to usual spikes associated with parasitic inductors and fast transients in switching applications.

Features of XTR20410 family parts include UVLO at the driver output, desaturation protection of the output transistor with soft shut-down functionality and possibility to select inversion of con-

Full functionality is guaranteed from -60°C to +230°C, though operation well beyond this temperature range is achieved. XTR20410 family parts have been designed to reduce system cost and ease adoption by reducing the learning curve and providing smart and easy to use features. The

Parts from the XTR20410 family are available in ruggedized SMD and through hole hermetic packages, as well as bare die.

# PRODUCT HIGHLIGHT



### ORDERING INFORMATION



| Product Reference | Temperature Range | Package                      | Pin Count | Marking   |
|-------------------|-------------------|------------------------------|-----------|-----------|
| XTR20411-BD       | -60°C to +230°C   | Bare die                     |           | XTR20411  |
| XTR20412-BD       | -60°C to +230°C   | Bare die                     |           | XTR20412  |
| XTR20411A-D       | -60°C to +230°C   | Ceramic side braze DIL       | 8         | XTR20411A |
| XTR20411A-FE      | -60°C to +230°C   | Gull-wing flatpack with ePad | 8         | XTR20411A |
| XTR20414A-D       | -60°C to +230°C   | Ceramic side braze DIL       | 8         | XTR20414A |
| XTR20411A-T       | -60°C to +230°C   | TO257                        | 6         | XTR20411A |
| XTR20412A-T       | -60°C to +230°C   | TO257                        | 6         | XTR20412A |
| XTR20411B-D       | -60°C to +230°C   | Ceramic side braze DIL       | 8         | XTR20411B |
| XTR20411B-T       | -60°C to +230°C   | TO257                        | 6         | XTR20411B |
| XTR20412B-T       | -60°C to +230°C   | TO257                        | 6         | XTR20412B |

Other packages and packaging configurations possible upon request. For some packages or packaging configurations, MOQ may



# **ABSOLUTE MAXIMUM RATINGS**

Voltage on DRAIN to SOURCE -1.5 to 55V Voltage on IN and VDD to GND -0.5 to 6.0V Voltage on PVDD to SOURCE -0.5 to 7.5V Voltage on SOURCE to GND for XTR20411A and XTR20412A -1 to 50V Voltage on SOURCE to GND for XTR20411B and XTR20412B -35V to 50V Storage Temperature Range -70°C to +230°C Operating Junction Temperature Range -70°C to +300°C **ESD Classification** 1kV HBM MIL-STD-883

Caution: Stresses beyond those listed in "ABSOLUTE MAXIMUM RATINGS" may cause permanent damage to the device. These are stress ratings only and functionality of the device at these or any other condition beyond those indicated in the operational sections of the specifications is not implied. Exposure to "ABSOLUTE MAXIMUM RATINGS" conditions for extended periods may permanently affect device reliability.

# **PRODUCT VARIANTS**

# Side Brazed DIP8 XTR20411A-D XTR20411B-D

# Side Brazed DIP8 XTR20414A-D





# TO-257 XTR2041xA-T XTR2041xB-T



# CDFP8 with ePad XTR20411A-FE



ePAD (bottom of package) connected to SOURCE



# **BLOCK DIAGRAM**



Arrows aside pin names indicate that pin is internally pulled down. XTR20414A is identical to XTR20411A except that the XTR20414A has inverted input /IN instead of IN.

Different functionalities are available depending upon packaging configuration. Carefully read sections "Available Functionalities for Each Product Version" and "Theory of Operation" in order to select the packaging option that best fits your needs.



# PIN DESCRIPTION

|                             | XTR20411A-T, XTR20411B-T, XTR20412A-T, XTR20412B-T |                                                          |  |  |  |
|-----------------------------|----------------------------------------------------|----------------------------------------------------------|--|--|--|
| Pin Number Name Description |                                                    |                                                          |  |  |  |
| 1                           | DRAIN                                              | Drain of the power NMOS transistor.                      |  |  |  |
| 2                           | PVDD                                               | Supply voltage of power section. Referenced to SOURCE.   |  |  |  |
| 3                           | VDD                                                | Supply voltage of the input section. Referenced to GND.  |  |  |  |
| 4                           | IN                                                 | Input signal. Referenced to GND. Internally pulled down. |  |  |  |
| 5                           | GND                                                | Circuit ground.                                          |  |  |  |
| 6                           | SOURCE                                             | Source of the power NMOS transistor.                     |  |  |  |

|                             | XTR20411A-D, XTR20411B-D |                                                          |  |  |  |
|-----------------------------|--------------------------|----------------------------------------------------------|--|--|--|
| Pin Number Name Description |                          |                                                          |  |  |  |
| 1                           | SOURCE                   | Source of the power NMOS transistor.                     |  |  |  |
| 2                           | DRAIN                    | Drain of the power NMOS transistor.                      |  |  |  |
| 3                           | PVDD                     | Supply voltage of power section. Referenced to SOURCE.   |  |  |  |
| 4                           | VDD                      | Supply voltage of the input section. Referenced to GND.  |  |  |  |
| 5                           | IN                       | Input signal. Referenced to GND. Internally pulled down. |  |  |  |
| 6                           | GND                      | Circuit ground.                                          |  |  |  |
| 7                           | SOURCE                   | Source of the power NMOS transistor.                     |  |  |  |
| 8                           | SOURCE                   | Source of the power NMOS transistor.                     |  |  |  |

|            | XTR20411A-FE                |                                                          |  |  |  |
|------------|-----------------------------|----------------------------------------------------------|--|--|--|
| Pin Number | Pin Number Name Description |                                                          |  |  |  |
| 1          | DRAIN                       | Drain of the power NMOS transistor.                      |  |  |  |
| 2          | DRAIN                       | Drain of the power NMOS transistor.                      |  |  |  |
| 3          | PVDD                        | Supply voltage of power section. Referenced to SOURCE.   |  |  |  |
| 4          | VDD                         | Supply voltage of the input section. Referenced to GND.  |  |  |  |
| 5          | IN                          | Input signal. Referenced to GND. Internally pulled down. |  |  |  |
| 6          | GND                         | Circuit ground.                                          |  |  |  |
| 7          | SOURCE                      | Source of the power NMOS transistor.                     |  |  |  |
| 8          | SOURCE                      | Source of the power NMOS transistor.                     |  |  |  |

|                             | XTR20414A-D |                                                                         |  |  |  |
|-----------------------------|-------------|-------------------------------------------------------------------------|--|--|--|
| Pin Number Name Description |             |                                                                         |  |  |  |
| 1                           | SOURCE      | Source of the power NMOS transistor.                                    |  |  |  |
| 2                           | DRAIN       | Drain of the power NMOS transistor.                                     |  |  |  |
| 3                           | PVDD        | Supply voltage of power section. Referenced to SOURCE.                  |  |  |  |
| 4                           | VDD         | Supply voltage of the input section. Referenced to GND.                 |  |  |  |
| 5                           | /IN         | Input signal with inversion. Referenced to GND. Internally pulled down. |  |  |  |
| 6                           | GND         | Circuit ground.                                                         |  |  |  |
| 7                           | SOURCE      | Source of the power NMOS transistor.                                    |  |  |  |
| 8                           | SOURCE      | Source of the power NMOS transistor.                                    |  |  |  |



# RECOMMENDED OPERATING CONDITIONS

| Parameter                                                   | Min                   | Тур | Max | Units |
|-------------------------------------------------------------|-----------------------|-----|-----|-------|
| Supply voltage VDD to GND                                   | 4.5                   |     | 5.5 | V     |
| Supply voltage PVDD to SOURCE                               | See UVLO<br>threshold |     | 5.5 | V     |
| SOURCE to GND voltage<br>XTR20411A, XTR20412A,<br>XTR20414A | -1                    |     | 40  | V     |
| SOURCE to GND voltage<br>XTR20411B and XTR20412B            | -30                   |     | 40  | V     |
| Input voltage on IN to GND                                  | -0.3                  |     | VDD | V     |
| DRAIN-SOURCE voltage (V <sub>DS</sub> )                     | -1                    |     | +40 | V     |
| Junction Temperature <sup>1</sup> T <sub>j</sub>            | -60                   |     | 230 | °C    |

# THERMAL CHARACTERISTICS

| Parameter                                      | Condition                                   | Min | Тур | Max | Units |  |  |
|------------------------------------------------|---------------------------------------------|-----|-----|-----|-------|--|--|
| XTR20411A/B-D, XTR20414A-D (                   | Ceramic Side Brazed DIP8)                   |     |     |     |       |  |  |
| Thermal Resistance: J-C R <sub>Th_J-c</sub>    |                                             |     | 30  |     | °C/W  |  |  |
| Thermal Resistance: J-A R <sub>Th_J-A</sub>    |                                             |     | 100 |     | °C/W  |  |  |
| XTR20411A/B-T (6-lead TO257)                   |                                             |     |     |     |       |  |  |
| Thermal Resistance: J-C R <sub>Th_J-c</sub>    |                                             |     | 10  |     | °C/W  |  |  |
| Thermal Resistance: J-A R <sub>Th_J-A</sub>    |                                             |     | 50  |     | °C/W  |  |  |
| XTR20412A/B-T (6-lead TO257)                   |                                             |     |     |     |       |  |  |
| Thermal Resistance: J-C<br>R <sub>Th_J-c</sub> |                                             |     | 5   |     | °C/W  |  |  |
| Thermal Resistance: J-A R <sub>Th_J-A</sub>    |                                             |     | 45  |     | °C/W  |  |  |
|                                                | XTR20411A-FE D(FP8 with exposed pad)        |     |     |     |       |  |  |
| Thermal Resistance: J-C<br>R <sub>Th_J-c</sub> | Measured on ePAD.                           |     | 15  |     | °C/W  |  |  |
| Thermal Resistance: J-A R <sub>Th_J-A</sub>    | ePAD thermally connected to 3cm² PCB copper |     | 75  |     | °C/W  |  |  |

<sup>&</sup>lt;sup>1</sup> Operation beyond the specified temperature range is achieved with little degradation on electrical parameters.



# **ELECTRICAL SPECIFICATIONS XTR20411A/B AND XTR20414A**

| Parameter                                    | Condition                                                     | Min  | Тур  | Max | Units                                 |
|----------------------------------------------|---------------------------------------------------------------|------|------|-----|---------------------------------------|
| Supply Current                               |                                                               |      |      |     |                                       |
|                                              | V <sub>IN</sub> =GND or VDD                                   |      |      |     |                                       |
| Static VDD Supply Current                    | $T_{C}=-60$ °C                                                |      | 11   |     |                                       |
| I <sub>VDD</sub> Sta                         | T <sub>C</sub> =85°C                                          |      | 17   |     | μA                                    |
| •VDD_Sta                                     | T <sub>C</sub> =230°C                                         |      | 22   |     | μΛ.                                   |
|                                              |                                                               |      | 22   |     |                                       |
|                                              | V <sub>IN</sub> =GND or VDD                                   |      | 0.5  |     |                                       |
| Static PVDD Supply Current                   | Type A; T <sub>C</sub> =-60°C                                 |      | 95   |     |                                       |
| IPVDD Sta                                    | Type A; T <sub>c</sub> =230°C                                 |      | 175  |     | μA                                    |
| -1 VDD_3ta                                   | Type B; T <sub>C</sub> =-60°C                                 |      | 115  |     | Pr. 1                                 |
|                                              | Type B; T <sub>c</sub> =230°C                                 |      | 200  |     |                                       |
| Control INPUT                                |                                                               |      |      |     |                                       |
| Low Level Input Voltage                      | T <sub>C</sub> =85°C                                          |      | 1.7  |     | V                                     |
| V <sub>IL</sub>                              | 1 <sub>C</sub> =0.5 C                                         |      | 1.7  |     |                                       |
| High Level Input Voltage                     | T <sub>C</sub> =85°C                                          |      | 3.3  |     | V                                     |
| V <sub>IH</sub>                              |                                                               |      | 0.0  |     | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |
|                                              | V <sub>IN</sub> =GND or VDD                                   |      |      |     |                                       |
| Input Current                                | T <sub>C</sub> =-60°C                                         |      | 2.3  |     |                                       |
| I <sub>IN</sub>                              | T <sub>C</sub> =85°C                                          |      | 3.4  |     | μA                                    |
|                                              | T <sub>C</sub> =230°C                                         |      | 4.5  |     |                                       |
| <b>Under Voltage Lockout (UVLO</b>           |                                                               |      |      |     |                                       |
| V <sub>PVDD</sub> Start Voltage <sup>1</sup> | Rising PVDD threshold                                         |      |      |     |                                       |
|                                              | XTR20411A/XTR20414A                                           | 3.2  | 3.5  | 3.8 | 1,,                                   |
| V <sub>UVLOR</sub>                           | XTR20411B                                                     |      | 4.1  | 4.5 | V                                     |
| V <sub>PVDD</sub> Start-stop Hysteresis      | XTR20411A/XTR20414A                                           |      | 300  |     |                                       |
| V <sub>UVLOH</sub>                           | XTR20411B                                                     |      | 400  |     | mV                                    |
| Output Transistor                            | 7,11,23,11,12                                                 |      |      |     | _                                     |
| Drain-Source Breakdown                       |                                                               |      |      |     | 1                                     |
| Voltage                                      | I <sub>DRAIN</sub> = 100uA                                    | 55V  |      |     | V                                     |
|                                              | IDRAIN = IOUUA                                                | 55 V |      |     | V                                     |
| V <sub>(BR)DSS</sub>                         | 0                                                             |      |      |     |                                       |
| Off-State Drain Current                      | Output transistor OFF and V <sub>DS</sub> =40V                |      | 0.04 |     |                                       |
| I <sub>DSS</sub>                             | $T_{C}=85$ °C                                                 |      | 0.01 | 0.1 | μA                                    |
| -033                                         | T <sub>C</sub> =230°C                                         |      | 6    | 25  | μ, ,                                  |
|                                              | I <sub>DRAIN</sub> =1A, side brazed DIP8 package (XTR20411-D) |      |      |     |                                       |
| Static ON Resistance                         | T <sub>C</sub> =-60°C                                         |      | 485  |     |                                       |
| R <sub>DSon</sub>                            | T <sub>C</sub> =85°C                                          |      | 755  |     | mΩ                                    |
|                                              | T <sub>C</sub> =230°C                                         |      | 1130 |     |                                       |
|                                              | V <sub>IN</sub> =VDD, side brazed DIP8 package (XTR20411-D)   |      |      |     |                                       |
| Continuous Drain Current                     | T <sub>.I</sub> =-60°C                                        |      | 1.9  |     |                                       |
| $I_{D(DC)}$                                  | T <sub>J</sub> =85°C                                          |      | 1.3  |     | A                                     |
| -5(50)                                       | T <sub>J</sub> =230°C                                         |      | 0.9  |     | ' '                                   |
| Source-Drain Body Diode                      |                                                               |      |      |     |                                       |
|                                              | I <sub>DS</sub> =-0.5A                                        |      |      |     |                                       |
| Forward Voltage                              | T <sub>C</sub> =-60°C                                         |      | 1.13 |     |                                       |
| V <sub>BD</sub>                              | T <sub>C</sub> =85°C                                          |      | 1.01 |     | V                                     |
| - 50                                         | T <sub>C</sub> =230°C                                         |      | 0.89 |     |                                       |
| Bootstrap Diode (XTR20411A                   |                                                               |      | 0.00 |     |                                       |
|                                              | V <sub>F</sub> =1.5V                                          |      |      |     |                                       |
| Continuous Forward Current                   | T <sub>C</sub> =-60°C                                         |      | 0.48 |     |                                       |
| BSTD                                         | T <sub>c</sub> =230°C                                         |      | 0.44 |     | A                                     |
|                                              | I <sub>BSTD</sub> =300mA                                      |      | 0.77 |     |                                       |
| Forward Voltage                              | $T_{C}$ =-60°C                                                |      | 1.31 |     |                                       |
| V <sub>BSTD</sub>                            |                                                               |      |      |     | V                                     |
|                                              | T <sub>C</sub> =230°C                                         |      | 1.17 |     |                                       |

<sup>&</sup>lt;sup>1</sup> Below this threshold, the output nMOS is OFF, for PVDD rising.



# **ELECTRICAL SPECIFICATIONS XTR20411A/B AND XTR20414A (CONTINUED)**

# **DYNAMIC CHARACTERISTICS**

Unless otherwise stated, VDD=5V, PVDD=5V, GND=SOURCE, IN=0V, V<sub>DS</sub>=20V, I<sub>DRAIN</sub>=1A, -60°C<T<sub>C</sub><230°C.

| Parameter                                                        | Condition                                                                                            | Min | Тур               | Max | Units |
|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-----|-------------------|-----|-------|
| Supply Current                                                   |                                                                                                      | _   | •                 |     |       |
| Dynamic VDD Supply Current IVDD_Dyn                              | For input Freq = 1MHZ and duty cycle=50%  T <sub>C</sub> =-60°C  T <sub>C</sub> =230°C               |     | 40<br>56          |     | μА    |
| Dynamic PVDD Supply Current IPVDD_Dyn                            | Freq=200kHz and duty cycle=50%<br>Freq=1MHz and duty cycle=50%                                       |     | 1.0<br>4.5        |     | mA    |
| Max drain current and DESAT p                                    | rotection                                                                                            | _   | •                 |     | -     |
| Peak Drain Current during<br>Blanking Time<br>I <sub>Dpeak</sub> | 20us pulse with Duty Cycle = 0.2%; $V_{DS}$ =20V $T_{C}$ =-60°C $T_{C}$ =85°C $T_{C}$ =230°C         |     | 7.6<br>5.2<br>3.9 |     | A     |
| Desaturation Drain Current after Blanking Time <sup>1</sup>      | 1us pulse with Duty Cycle = 0.2%  T <sub>C</sub> =-60°C  T <sub>C</sub> =85°C  T <sub>C</sub> =230°C |     | 6.5<br>4<br>3.6   |     | А     |
| Blanking Time <sup>2</sup><br>t <sub>Blank</sub>                 | T <sub>C</sub> =-60°C<br>T <sub>C</sub> =85°C<br>T <sub>C</sub> =230°C                               |     | 560<br>460<br>450 |     | ns    |
| Soft Turn-off Time t <sub>ssp</sub> <sup>3</sup>                 | T <sub>C</sub> =-60°C<br>T <sub>C</sub> =85°C<br>T <sub>C</sub> =230°C                               |     | 120<br>210<br>310 |     | ns    |
| Switching Time 20411A/B and 2                                    | 0414A <sup>4</sup>                                                                                   |     |                   |     |       |
| Delay ON Time <sup>5</sup> t <sub>d(ON)</sub>                    | T <sub>C</sub> =-60°C<br>T <sub>C</sub> =85°C<br>T <sub>C</sub> =230°C                               |     | 110<br>155<br>210 |     | ns    |
| Delay OFF Time $t_{d(\text{OFF})}$                               | T <sub>C</sub> =-60°C<br>T <sub>C</sub> =85°C<br>T <sub>C</sub> =230°C                               |     | 130<br>170<br>215 |     | ns    |

Above this current threshold the desaturation protection is activated and turns off the driver till the next rising edge of the input signal.

Once V<sub>GS</sub> of the output transistor is high, a comparator checks if I<sub>DS</sub><I<sub>DESAT</sub> after this blanking time.

If desaturation arises (I<sub>DS</sub>>I<sub>DESAT</sub>) after the blanking time, the output transistor is softly turned OFF during the t<sub>SSD</sub> time.

Used as high side switch is all to 400 V and the protect transistor.

 $<sup>^{5}</sup>$  From 50% input signal to 10%  $V_{\text{DS}}$  on the output transistor.



# **ELECTRICAL SPECIFICATIONS XTR20412**

| Parameter                                    | Condition                                             | Min | Тур        | Max | Units |
|----------------------------------------------|-------------------------------------------------------|-----|------------|-----|-------|
| Supply Current                               |                                                       | _   |            |     |       |
|                                              | V <sub>IN</sub> =GND or VDD                           |     |            |     |       |
| Static VDD Supply Current                    | $T_{C}=-60$ °C                                        |     | 12         |     |       |
|                                              | T <sub>C</sub> =85°C                                  |     | 17         |     | μA    |
| VDD_Sta                                      | T <sub>C</sub> =03 C                                  |     | 1          |     | μΑ.   |
|                                              |                                                       |     | 22         |     |       |
|                                              | V <sub>IN</sub> =GND or VDD                           |     |            |     |       |
| Static PVDD Supply Current                   | Type A; T <sub>C</sub> =-60°C                         |     | 90         |     |       |
| I <sub>PVDD_Sta</sub>                        | Type A; T <sub>C</sub> =230°C                         |     | 170        |     | μA    |
| PVDD_Sta                                     | Type B; T <sub>C</sub> =-60°C                         |     | 125        |     | μ, ,  |
|                                              | Type B; T <sub>C</sub> =230°C                         |     | 210        |     |       |
| Control INPUT                                |                                                       |     |            |     |       |
| Low Level Input Voltage                      | T 05%C                                                |     | 1.7        |     | V     |
| V <sub>IL</sub>                              | T <sub>C</sub> =85°C                                  |     | 1.7        |     | V     |
| High Level Input Voltage                     | T 0500                                                |     | 0.0        |     | .,    |
| V <sub>IH</sub>                              | T <sub>C</sub> =85°C                                  |     | 3.3        |     | V     |
|                                              | V <sub>IN</sub> =GND or VDD                           |     |            |     |       |
| Input Current                                | T <sub>C</sub> =-60°C                                 |     | 2.3        |     |       |
| I <sub>IN</sub>                              | T <sub>C</sub> =85°C                                  |     | 3.4        |     | μA    |
|                                              | T <sub>C</sub> =230°C                                 |     | 4.5        |     | '     |
| Under Voltage Lockout (UVLO                  |                                                       |     |            |     |       |
|                                              | Rising PVDD threshold                                 |     |            |     |       |
| V <sub>PVDD</sub> Start Voltage <sup>1</sup> | XTR20412A                                             | 3.2 | 3.5        | 3.8 | V     |
| V <sub>UVLOR</sub>                           | XTR20412B                                             | 0.2 | 4.1        | 4.5 | •     |
| V Ctart stan Ukratarasia                     |                                                       |     |            | 4.5 | +     |
| V <sub>PVDD</sub> Start-stop Hysteresis      | XTR20412A<br>  XTR20412B                              |     | 300<br>400 |     | mV    |
| V <sub>UVLOH</sub>                           | X1R20412B                                             |     | 400        |     |       |
| Output Transistor                            |                                                       |     |            |     | 1     |
| Drain-Source Breakdown                       |                                                       |     |            |     |       |
| Voltage                                      | $I_{DRAIN} = 100uA$                                   | 55V |            |     | V     |
| V <sub>(BR)DSS</sub>                         |                                                       |     |            |     |       |
| Off-State Drain Current                      | Output transistor OFF and V <sub>DS</sub> =40V        |     |            |     |       |
|                                              | T <sub>C</sub> =85°C                                  |     | 0.03       | 0.2 |       |
| I <sub>DSS</sub>                             | T <sub>C</sub> =230°C                                 |     | 18         | 75  | μA    |
|                                              | I <sub>DRAIN</sub> =100mA, TO257 package (XTR20412-T) |     |            |     |       |
| Static ON Resistance                         | T <sub>C</sub> =-60°C                                 |     | 130        |     |       |
| R <sub>DSon</sub>                            | T <sub>c</sub> =85°C                                  |     | 220        |     | mΩ    |
| - DSon                                       | T <sub>C</sub> =230°C                                 |     | 330        |     | 11132 |
|                                              | V <sub>IN</sub> =VDD for TO-257 package (XTR20412-T)  |     | 000        |     |       |
| Continuous Drain Current                     | T <sub>.i=</sub> -60°C                                |     | F 4        |     |       |
|                                              |                                                       |     | 5.1        |     |       |
| D(DC)                                        | T <sub>J</sub> =85°C                                  |     | 3.9        |     | A     |
|                                              | T <sub>J</sub> =230°C                                 |     | 2.5        |     |       |
| Source-Drain Body Diode                      |                                                       |     |            |     |       |
|                                              | I <sub>DS</sub> =-1A                                  |     |            |     |       |
| Forward Voltage                              | $T_{C}=-60^{\circ}C$                                  |     | 1.03       |     | 1     |
| $V_{BD}$                                     | T <sub>C</sub> =85°C                                  |     | 0.88       |     | V     |
|                                              | T <sub>C</sub> =230°C                                 |     | 0.73       |     |       |
| Bootstrap Diode (XTR20412A                   |                                                       |     |            |     |       |
| Continuous Forward Current                   | V <sub>F</sub> =1.5V                                  |     |            |     |       |
| _                                            | T <sub>C</sub> =85°C                                  |     | 0.52       |     |       |
| BSTD                                         | T <sub>C</sub> =230°C                                 |     | 0.50       |     | A     |
| Famurand Valtage                             | I <sub>BSTD</sub> =300mA                              |     |            |     |       |
| Forward Voltage                              | T <sub>C</sub> =85°C                                  |     | 1.22       |     | V     |
| V <sub>BSTD</sub>                            |                                                       |     |            |     |       |

 $<sup>^{\</sup>rm 1}$  Below this threshold, the output nMOS is OFF, for PVDD rising.



# **ELECTRICAL SPECIFICATIONS XTR20412 (CONTINUED)**

# **DYNAMIC CHARACTERISTICS**

Unless otherwise stated, VDD=5V, PVDD=5V, GND=SOURCE, IN=0V, V<sub>DS</sub>=20V, I<sub>DRAIN</sub>=1A, -60°C<T<sub>C</sub><230°C.

| Parameter                                                        | Condition                                                                                    | Min | Тур                  | Max | Units |
|------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-----|----------------------|-----|-------|
| Supply Current                                                   |                                                                                              | _   | -                    |     | •     |
| Dynamic VDD Supply Current I <sub>VDD_Dyn</sub>                  | For input Freq = 1MHZ and duty cycle=50%<br>T <sub>C</sub> =-60°C<br>T <sub>C</sub> =230°C   |     | 44<br>60             |     | μА    |
| Dynamic PVDD Supply Current IPVDD_Dyn                            | Freq=200kHz and duty cycle=50%<br>Freq=1MHz and duty cycle=50%                               |     | 2<br>10              |     | mA    |
| Max drain current and DESAT pr                                   | otection                                                                                     | _   | _                    |     |       |
| Peak Drain Current during<br>Blanking Time<br>I <sub>Dpeak</sub> | 20us pulse with Duty Cycle = 0.2%; $V_{DS}$ =20V $T_{C}$ =-60°C $T_{C}$ =85°C $T_{C}$ =230°C |     | 20.5<br>15.5<br>10.2 |     | А     |
| Desaturation Drain Current after Blanking Time <sup>1</sup>      | 1us pulse with Duty Cycle = $0.2\%$<br>$T_C$ =- $60$ °C<br>$T_C$ = $85$ °C<br>$T_C$ =230°C   |     | 14.1<br>9.3<br>8.1   |     | А     |
| Blanking Time <sup>2</sup> t <sub>Blank</sub>                    | T <sub>C</sub> =-60°C<br>T <sub>C</sub> =85°C<br>T <sub>C</sub> =230°C                       |     | 665<br>545<br>535    |     | ns    |
| Soft Turn-off Time $\mathbf{t}_{\text{SSD}}^{3}$                 | T <sub>C</sub> =-60°C<br>T <sub>C</sub> =85°C<br>T <sub>C</sub> =230°C                       |     | 220<br>240<br>340    |     | ns    |
| Switching Time 20412A/B <sup>4</sup>                             |                                                                                              |     |                      |     | -     |
| Delay ON Time <sup>5</sup> <b>t</b> <sub>d(ON)</sub>             | T <sub>C</sub> =-60°C<br>T <sub>C</sub> =85°C<br>T <sub>C</sub> =230°C                       |     | 115<br>160<br>215    |     | ns    |
| Delay OFF Time $t_{d(\text{OFF})}$                               | T <sub>C</sub> =-60°C<br>T <sub>C</sub> =85°C<br>T <sub>C</sub> =230°C                       |     | 155<br>210<br>285    |     | ns    |

<sup>1</sup> Above this current threshold the desaturation protection is activated and turns off the driver till the next rising edge of the input signal.

# $^{5}$ From 50% input signal to 10% $V_{DS}$ on the output transistor.

# **AVAILABLE FUNCTIONALITIES FOR EACH PRODUCT VERSION**

|                                |                             | Product Version |                             |             |             |             |             |  |
|--------------------------------|-----------------------------|-----------------|-----------------------------|-------------|-------------|-------------|-------------|--|
| Functionality                  | XTR20411A-D<br>XTR20411A-FE | XTR20411A-T     | XTR20411B-D<br>XTR20411B-FE | XTR20411B-T | XTR20412A-T | XTR20412B-T | XTR20414A-D |  |
| Inverting input                |                             |                 |                             |             |             |             |             |  |
| Operation as low-side switch   |                             | <b>-</b>        |                             |             |             |             |             |  |
| Operation with negative offset |                             |                 |                             |             |             |             |             |  |
| Operation as high-side switch  |                             | <b>-</b>        |                             |             | <b>-</b>    |             | <b>-</b>    |  |
| Integrated bootstrap diode     |                             | <b>-</b>        |                             |             |             |             |             |  |
| Low power applications         |                             |                 | <b>-</b>                    |             |             |             | <b>-</b>    |  |
| Mid power applications         |                             | <b>-</b>        |                             |             |             |             |             |  |
| High power applications        |                             |                 |                             |             |             |             |             |  |

<sup>&</sup>lt;sup>2</sup> Once V<sub>GS</sub> of the output transistor is high, a comparator checks if I<sub>DS</sub><I<sub>DESAT</sub> after this blanking time.

<sup>3</sup> If desaturation arises (I<sub>DS</sub>>I<sub>DESAT</sub>) after the blanking time, the output transistor is softly turned OFF during the t<sub>SSD</sub> time.

<sup>&</sup>lt;sup>4</sup> Used as high side switch in a Buck converter configuration (40V supply, 300mA ON current)



### **XTR20411 TYPICAL PERFORMANCE**



Figure 1. Static VDD supply current ( $I_{VDD}$ ) vs  $V_{DD}$  supply voltage for several case temperatures.



Figure 3. Input current  $(I_{IN})$  vs case temperature.  $V_{DD}=5V$ .



Figure 5. Drain-source ON resistance ( $R_{DS(on)}$ ) vs  $P_{VDD}$  supply current for several case temperatures. Drain-Source=50mV and VIN=VDD=5V.



Figure 2. Static PVDD supply current ( $I_{PVDD}$ ) vs  $P_{VDD}$  supply voltage for several case temperatures for Type A.



Figure 4. Off-state drain current (I<sub>DSS</sub>) vs case temperature. Drain-Source=40V, IN=0V.



Figure 6. Source drain body diode current ( $I_{BD}$ ) vs Drain-source voltage ( $V_{BD}$ ) for several case temperatures. VIN=VDD=PVDD=5V.





Figure 7. Boostrap diode forward current ( $I_{BSTD}$ ) vs forward voltage ( $V_{BSTD}$ ) for several case temperatures.



Figure 9. Dynamic VDD supply current ( $I_{VDD}$ ) vs VDD supply voltage for several case temperatures. Input frequency 1MHZ and duty cycle 50%.



Figure 11. Peak drain current (I<sub>Dpeak</sub>) vs drain-source voltage for several case temperatures. PVDD=5V.



Figure 8. Boostrap diode leakage current (I<sub>BSTDSS</sub>) vs case temperature. PVDD-VDD=40V.



Figure 10. Dynamic PVDD supply current ( $I_{PVDD}$ ) vs PVDD supply voltage for several case temperatures. Input frequency 1MHZ and duty cycle 50%.



Figure 12. Pulsed drain current ( $I_{DESAT}$ ) after the blanking time vs case temperature. PVDD=5V.





Figure 13. Blanking time (t<sub>Blank</sub>) vs case temperature. IN=VDD=PVDD=5V.



Figure 15. Delay ON time ( $t_{d(ON)}$ ) vs case temperature. IN=VDD=PVDD=5V.



Figure 14. Soft turn off time ( $t_{SSD}$ ) vs case temperature. IN=VDD=PVDD=5V.



Figure 16. Delay OFF time ( $t_{d(OFF)}$ ) vs case temperature. IN=VDD=PVDD=5V.



### **XTR20412 TYPICAL PERFORMANCE**



Figure 17. Static VDD supply current ( $I_{VDD}$ ) vs  $V_{DD}$  supply voltage for several case temperatures.



Figure 19. Input current ( $I_{IN}$ ) vs case temperature.  $V_{DD}$ =5V.



Figure 21. Drain-source ON resistance ( $R_{DS(on)}$ ) vs  $P_{VDD}$  supply current for several case temperatures. Drain-Source=50mV and VIN=VDD=5V.



Figure 18. Static PVDD supply current ( $I_{PVDD}$ ) vs  $P_{VDD}$  supply voltage for several case temperatures for Type A.



Figure 20. Off-state drain current ( $I_{DSS}$ ) vs case temperature. Drain-Source=40V, IN=0V.



Figure 22. Source drain body diode current ( $I_{BD}$ ) vs Drainsource voltage ( $V_{BD}$ ) for several case temperatures. VIN=VDD=PVDD=5V.





Figure 23. Boostrap diode forward current ( $I_{BSTD}$ ) vs forward voltage ( $V_{BSTD}$ ) for several case temperatures.



Figure 25. Dynamic VDD supply current ( $I_{VDD}$ ) vs VDD supply voltage for several case temperatures. Input frequency 1MHZ and duty cycle 50%.



Figure 27. Peak drain current (I<sub>Dpeak</sub>) vs drain-source voltage for several case temperatures. PVDD=5V.



Figure 24. Boostrap diode leakage current ( $I_{BSTDSS}$ ) vs case temperature. PVDD-VDD=40V.



Figure 26. Dynamic PVDD supply current ( $I_{PVDD}$ ) vs PVDD supply voltage for several case temperatures. Input frequency 1MHZ and duty cycle 50%.



Figure 28. Pulsed drain current ( $I_{DESAT}$ ) after the blanking time vs case temperature. PVDD=5V.





Figure 29. Blanking time (t<sub>Blank</sub>) vs case temperature. IN=VDD=PVDD=5V.



Figure 31. Delay ON time ( $t_{d(ON)}$ ) vs case temperature. IN=VDD=PVDD=5V.



Figure 30. Soft turn off time ( $t_{SSD}$ ) vs case temperature. IN=VDD=PVDD=5V.



Figure 32. Delay OFF time ( $t_{d(OFF)}$ ) vs case temperature. IN=VDD=PVDD=5V.



# THEORY OF OPERATION

### Introduction

The XTR20410 is a family of 40V N-channel MOS transistors with integrated driver able to operate from -60°C to +230°C. Unique features of this product family make them an extremely flexible block when designing power switching applications.

Parts from the XTR20410 are divided into two variants depending upon the range of the common mode voltage of the output stage with respect to the input stage.

Devices with suffix "A" (XTR20411A, XTR20412A and XTR20414A) accept output common modes from -1V up to 40V and include a high-current diode from VDD (input stage) to PVDD (output stage) which can be used as bootstrap diode when using these parts as high-side drivers.

On the other side, devices with suffix "B" (XTR20411B and XTR20412B) accept output common modes from -30V up to 40V. In this case the PVDD supply voltage must be provided by an independent supply.

Level shifting is performed inside the XTR20410 parts.

The XTR20410 family includes several protection features offering enhanced robustness for operation in switching applications.

- Despite the recommended upper DC limit voltage on VDD and PVDD, the circuit can tolerate repetitive transient spike voltages up to 3V above the operation limits.
- A desaturation protection is implemented which softly turns off the output transistor whenever its current level exceeds a defined current threshold when in ON state (after a defined blanking time).
- Soft shut-down is implemented to prevent high dV/dt and di/dt on the application when the desaturation protection is activated.
- An UVLO on the floating output supply (PVDD to SOURCE) guarantees that bellow a defined threshold the output MOSFET is off.
- The recommended V<sub>DD</sub> range is between 4.5V and 5.5V. However, at lower V<sub>DD</sub>, the circuit could be functional as expected (with longer propagation delay). For very low V<sub>DD</sub> voltages (under 2-3V), it is guaranteed that the output MOSFET is off. Using this circuit bellow VDD=4.5V is however not recommended.

The XTR20410 family can also be packaged in such a way that the input signal logic is inverted (i.e. a low input level turns ON the output MOSFET)

### **Operation Modes**

# Low-side mode (V<sub>SOURCE</sub>=0V)

In low-side mode operation, the SOURCE terminal is either directly tied to ground or through a small current sense resistor. For this operation mode, variant A is recommended. In this case,

VDD and PVDD must be shorted or connected through a low pass RC filter from VDD to PVDD in order to filter out transient current spikes in VDD supply. Use a resistor up to 100 ohms and a capacitor of at least 100nF. Variant B could also be used, though turn-off delays of variant B with SOURCE close to ground are about twice those of variant A at the same conditions.

The use of power and signal ground planes connected on a unique point as well as proper layout techniques is recommended.



#### High-side mode

Operation in high-side mode can be obtained with both product variants (A and B). When using variant A, the bootstrap diode is already provided within the XTR20410 parts between VDD and PVDD terminals. For variant B, an external bootstrap diode must be used.

In high-side mode the drain of the power transistor is directly tied to the bus voltage while the load is seen on the source of the output transistor.



#### Floating mode

This operation mode can only be achieved with the B variant, allowing the output stage to be shifted to negative as well as to positive levels (from -30V to +40V) with respect to the input stage. In this case an external 5V floating source must be provided between PVDD and SOURCE.





#### **Protections**

#### **Under Voltage Lockout (UVLO)**

An UVLO detector continuously monitors the output stage supply voltage (PVDD to SOURCE). During power-up, the UVLO protection guarantees that the output transistor is in off state for  $V_{PVDD}$ - $V_{SOURCE}$  below the  $V_{UVLOR}$  threshold for whichever state of IN (or /IN). Above the  $V_{UVLOR}$  threshold, the output MOSFET is controlled by the IN (or /IN) terminal).

In case the UVLO protection is activated (UVLO on) while the output transistor is ON, this latter is immediately turned off. Once the UVLO event disappears (UVLO off), the output transistor state follows the input state.



Note that due to internal ESD protections on the input pin (between GND and VDD), VDD could be self supplied if a 5V signal is applied on the input while VDD pin is floating.

The recommended operation voltage for VDD is between 4.5V and 5.5V.

#### **Desaturation (DESAT)**

At each turn on of the output transistor, after a blanking time during which the desaturation protection is not allowed to react, the DRAIN to SOURCE voltage is continuously compared to an internal voltage threshold. For  $V_{\rm DS}$  below this desaturation threshold, the output transistor still operates in its resistive regime (switch). If a desaturation event occurs after the blanking time, the output transistor is softly turned off and it remains off till the fault is cleared. If no UVLO event occurs during the soft shut down phase, the desaturation fault is cleared by the next falling edge of IN (rising edge for /IN) provided that the previous soft turn off is finished. If the soft shut down phase is not finished

when the first falling edge arrives, the next input pulse is skipped and the output transistor remains off for one more period of the input signal.



If the UVLO is activated ( $V_{PVDD}$  too low) during a soft shut down phase, the UVLO protection takes over and immediately shuts down the output transistor. The activation of the UVLO protection also resets the desaturation fault, and the device can be turned on again as soon as the UVLO fault disappears.



### Robustness against over voltages

Though it is highly recommended to comply with the DC voltage limits of the part, in switching applications it is usually difficult to guarantee that aggressive spikes cannot occur in some cases due to fast dV/dt and di/dt. For these reasons, the XTR20410 products have been implemented in such a way that spikes of several volts over the recommended DC limits will not damage the device. For safe long term reliability, these spikes should however be reduced by correct PCB layout, ground planes and clean decoupling.

# **PACKAGE OUTLINES**

Dimensions shown in mm [inches]. Tolerances ±0.13 mm [±0.005 in] unless otherwise specified.









| Part Marking Convention           |                                                                                |
|-----------------------------------|--------------------------------------------------------------------------------|
| Part Reference: XTRPPPPP          |                                                                                |
| XTR                               | X-REL Semiconductor, high-temperature, high-reliability product (XTRM Series). |
| PPPPP                             | Part number (0-9, A-Z).                                                        |
| Unique Lot Assembly Code: YYWWANN |                                                                                |
| YY                                | Two last digits of assembly year (e.g. 15 = 2015).                             |
| ww                                | Assembly week (01 to 52).                                                      |
| Α                                 | Assembly location code.                                                        |
| NN                                | Assembly lot code (01 to 99).                                                  |



# **IMPORTANT NOTICE & DISCLAIMER**

Information in this document supersedes and replaces all information previously supplied. Information in this document is provided solely in connection with X-REL Semiconductor products.

The information contained herein is believed to be reliable. X-REL Semiconductor makes no warranties regarding the information contain herein. X-REL Semiconductor assumes no responsibility or liability whatsoever for any of the information contained herein. X-REL Semiconductor assumes no responsibility or liability whatsoever for the use of the information contained herein. The information contained herein is provided "AS IS, WHERE IS" and with all faults, and the entire risk associated with such information is entirely with the user. X-REL Semiconductor reserves the right to make changes, corrections, modifications or improvements, to this document and the information herein without notice. Customers should obtain and verify the latest relevant information before placing orders for X-REL Semiconductor products. The information contained herein or any use of such information does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other intellectual property rights, whether with regard to such information itself or anything described by such information. Unless expressly approved in writing by an authorized representative of X-REL Semiconductor, X-REL Semiconductor products are not

Unless expressly approved in writing by an authorized representative of X-REL Semiconductor, X-REL Semiconductor products are not designed, authorized or warranted for use in military, aircraft, space, life saving, or life sustaining applications, nor in products or systems where failure or malfunction may result in personal injury, death, or property or environmental damage.

General Sales Terms & Conditions apply.

# **CONTACT US**

For more information on X-REL Semiconductor's products, technical support or ordering:

✓ Web: www.x-relsemi.com/products

✓ Tel: +33 456 580 580 ✓ Fax: +33 456 580 599

✓ Sales: sales@x-relsemi.com

www.x-relsemi.com/EN/Sales-Representatives

✓ Information: info@x-relsemi.com✓ Support: support@x-relsemi.com

X-REL Semiconductor 90, Avenue Léon Blum

38100 Grenoble

France